Contactez-moi quand le produit sera à nouveau en stock
Quantité | Prix (hors TVA) |
---|---|
1+ | 0,821 € |
10+ | 0,806 € |
50+ | 0,790 € |
100+ | 0,775 € |
250+ | 0,760 € |
500+ | 0,745 € |
1000+ | 0,729 € |
2500+ | 0,714 € |
Informations produit
Aperçu du produit
The SN74HC112N is a dual negative-edge-triggered J-K Flip-flop with clear and preset. A low level at the preset (PRE\) or clear (CLR\) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the negative-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the fall time of the CLK pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. This versatile flip-flop performs as toggle flip-flop by tying J and K high.
- Outputs can drive up to 10 LSTTL loads
- 13ns Typical tpd
- ±4mA Output drive at 5V
- 1µA Maximum low input current
- 40µA Maximum low power consumption
Spécifications techniques
74HC112
13ns
5.2mA
DIP
Front descendant
2V
74HC,
-40°C
0
-
JK
24MHz
DIP
16Broche(s)
Complémentaire
6V
74112
85°C
-
No SVHC (27-Jun-2018)
Législation et Questions environnementales
Pays dans lequel la dernière étape de production majeure est intervenuePays d'origine :Malaysia
Pays dans lequel la dernière étape de production majeure est intervenue
RoHS
RoHS
Certificat de conformité du produit